

# **Application Information**

# LC5500 Series Single-Stage Power Factor Corrected Off-Line Switching Regulators

# Introduction

The LC5500 series is the power IC for the isolated type LED driver which has an incorporated power MOSFET, designed for input capacitorless applications, and making it possible for systems to comply with the harmonics standard (IEC61000-3-2 class C). The controller adapts the average current control method for realizing high power factors, and the quasi-resonant topology contributes to high efficiency and low EMI noise. The series is housed in either DIP8 or TO-220F-7L packages, depending on output power capability. The rich set of protection features helps to realize low component counts, and high performance-to-cost power supply.

# **Features and Benefits**

- DIP8 package (LC551xD/LC552xD) and TO-220F-7L package (LC552xF)
- Integrated on-width control circuit (it realizes high power factor by average current control)
- Integrated startup circuit (no external startup circuit necessary)
- Integrated soft-start circuit (reduces power stress during start-up on the incorporated power MOSFET and output rectifier)
- Integrated bias assist circuit (improves the startup performance, suppresses  $V_{CC}$  voltage droop during operation, allows reduction of VCC capacitor value as well as use of a ceramic capacitor)
- Integrated Leading Edge Blanking (LEB) circuit
- Integrated maximum on-width limit circuit



Figure 1. The LC5500 series packages for lower wattage versions are fully molded DIP8s, with pin 7 removed for greater isolation. For higher wattages, the TO-220F-7L fully molded package is provided, with three leadform options, all which provide a separation between pins 1 and 2.

- Dual-chip structure, with an avalanche-guaranteed power MOSFET (allows simplified surge suppressing circuits)
- Protection features:
  - Overcurrent protection (OCP): pulse-by-pulse
- Overvoltage protection (OVP): auto restart, OVPactivating pins vary by product series:

|         | OVP-Activating Pins |        |     |     |  |  |  |
|---------|---------------------|--------|-----|-----|--|--|--|
| Series  | VCC                 | ISENSE | OVP | OCP |  |  |  |
| LC551xD | ×                   | ×      | -   | ×   |  |  |  |
| LC552xD | ×                   | -      | ×   | ×   |  |  |  |
| LC552xF | ×                   | _      | ×   | ×   |  |  |  |
| o 1 1   |                     | (OT D) |     |     |  |  |  |

- Overload protection (OLP): auto restart
- Thermal shutdown (TSD): halts switching operation and latches in the off-state

| Part    | MOSFET                        | R <sub>DS(on)</sub> | Isolation   | Deekere  |          | оот*<br><b>№)</b>   |    |    |
|---------|-------------------------------|---------------------|-------------|----------|----------|---------------------|----|----|
| Number  | V <sub>DSS</sub> (min)<br>(V) | (max)<br>(Ω)        | ,           |          | 230 VAC  | Universal<br>(Wide) |    |    |
| LC5511D |                               | 3.95                | Non-        |          | 13       | 10                  |    |    |
| LC5513D |                               | 1.9                 | isolated    | isolated | isolated | DIP8                | 20 | 16 |
| LC5521D | 650                           | 3.95                |             | DIFO     | 13       | 10                  |    |    |
| LC5523D | 000                           | 1.0                 |             |          | 20       | 16                  |    |    |
| LC5523F |                               | 1.9                 | 1.9 Isolate | Isolated | TO-220F- | 60                  | 40 |    |
| LC5525F |                               | 1.1                 |             | 7L       | 80       | 55                  |    |    |

The product lineup for the LC5500 series provides the following options:

\*Based on the thermal rating; the allowable maximum output power can be up to 120% to 140% of this value. However, maximum output power may be limited in an applications with low output voltage or short duty cycle.

#### Part Number Assignment

|   | LC55nna<br>A BCD                                                                                  |  |  |  |  |  |
|---|---------------------------------------------------------------------------------------------------|--|--|--|--|--|
| А | Product series name                                                                               |  |  |  |  |  |
| В | Indicates non-isolated or isolated:<br>1 – Non-isolated, 2 – Isolated                             |  |  |  |  |  |
| с | On-resistance of the incorporated MOSFET: $1 - 3.95 \Omega$ , $3 - 1.9 \Omega$ , $5 - 1.1 \Omega$ |  |  |  |  |  |
| D | Indicates the package:<br>D – DIP8, F – TO-220F-7L                                                |  |  |  |  |  |

#### **Table of Contents**

| General Specifications                                 | 1  |
|--------------------------------------------------------|----|
| Block Diagrams and Pin Descriptions                    | 3  |
| Package Drawings                                       | 5  |
| Electrical Characteristics                             | 9  |
| Application Circuit Examples                           | 15 |
| Operation Description                                  | 17 |
| On-Width Control Operation                             | 17 |
| Startup Operation                                      | 19 |
| Operation Modes at Startup                             | 21 |
| Soft-Start Function                                    | 21 |
| Quasi-Resonant Operation and Bottom-On Timing          | 22 |
| Latch Function                                         | 25 |
| Overvoltage Protection (OVP)                           | 26 |
| Overload Protection (OLP)                              | 30 |
| Overcurrent Protection (OCP)                           | 32 |
| Input Compensation Function for Overcurrent Protection | 33 |
| OCP Threshold Voltage with and without the OCP Input   |    |
| Compensation Circuit                                   | 33 |
| Thermal Shutdown Protection                            | 35 |
| Maximum On-Width Limiting Function                     | 35 |
| Design Considerations                                  | 35 |
| Peripheral Components                                  | 35 |
| Transformer Design                                     | 35 |
| Trace and Component Layout Design                      | 37 |

# **Block Diagrams and Pin Descriptions**

This section provides block diagrams and pin descriptions of:

- LC551xD for non-isolated DIP8 designs
- LC552xD for isolated DIP8 designs
- LC552xF for isolated TO-220-7L designs





#### LC551xD Series Terminal List Table

| Number | Name   | Function                                                                                                                 |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------|
| 1      | S/GND  | MOSFET source and GND terminal for the Controller chip                                                                   |
| 2      | VCC    | Supply voltage input and Overvoltage protection (OVP) signal input                                                       |
| 3      | OCP    | Overcurrent Protection, quasi-resonant signal input terminal, and Overvoltage Protection (OVP) signal input              |
| 4      | COMP   | Feedback phase-compensation input                                                                                        |
| 5      | NF     | No function; must be externally connected to S/GND pin with as short a trace as possible, for stable operation of the IC |
| 6      | ISENSE | Output current sensing voltage input and Overvoltage Protection (OVP) signal input                                       |
| 7      | _      | Pin removed                                                                                                              |
| 8      | D/ST   | MOSFET drain terminal and input of the startup current                                                                   |









# Pin-out Diagram (LC552xD)



# Pin-out Diagrams (LC552xF)





#### LC552xD Series Terminal List Table

| Number | Name  | Function                                                                                                                 |  |  |  |  |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1      | S/GND | MOSFET source and GND terminal for the Controller chip                                                                   |  |  |  |  |
| 2      | VCC   | Supply voltage input and Overvoltage protection (OVP) signal input                                                       |  |  |  |  |
| 3      | OCP   | Overcurrent Protection, quasi-resonant signal input terminal, and Overvoltage Protection (OVP) signal input              |  |  |  |  |
| 4      | FB    | Feedback signal input and Overload Protection (OLP) signal input                                                         |  |  |  |  |
| 5      | NF    | No function; must be externally connected to S/GND pin with as short a trace as possible, for stable operation of the IC |  |  |  |  |
| 6      | OVP   | Overvoltage Protection (OVP) signal input                                                                                |  |  |  |  |
| 7      | _     | Pin removed                                                                                                              |  |  |  |  |
| 8      | D/ST  | MOSFET drain terminal and input of the startup current                                                                   |  |  |  |  |



Figure 4. LC552xF series functional block diagram (for isolated TO-220F-7L designs)

#### LC552xF Series Terminal List Table

| Number | Name  | Function                                                                                                       |
|--------|-------|----------------------------------------------------------------------------------------------------------------|
| 1      | D/ST  | MOSFET drain terminal and input of the startup current                                                         |
| 2      | S/GND | MOSFET source and GND terminal for the Controller chip                                                         |
| 3      | NC    | No connection                                                                                                  |
| 4      | VCC   | Supply voltage input and Overvoltage protection (OVP) signal input                                             |
| 5      | OCP   | Overcurrent Protection, quasi-resonant signal input terminal, and<br>Overvoltage Protection (OVP) signal input |
| 6      | FB    | Feedback signal input and Overload Protection (OLP) signal input                                               |
| 7      | OVP   | Overvoltage Protection (OVP) signal input                                                                      |

# **Package Drawings**

This section provides dimensioned drawings of the DIP8 and the TO-220-7L packages.



Figure 5. DIP8 package drawing

c: Internal use control number



Leadform 3051



Unit: mm Package: TO-220F-7L

Leadframe material: Cu Pin treatment: Solder dip Weight: Approximately 1.45 g

Note: "Gate Burr" shows area where 0.3 mm (max) gate burr may be present.

Pin treatment Pb-free. Device composition compliant with the RoHS directive.





Front view Side view

> a: Part # 55xxF b: Lot number 1 st letter: Last digit of year 2<sup>nd</sup>letter: Month Jan to September: Numeric October: O November: N December: D 3<sup>rd</sup> and 4<sup>th</sup> letter: Date 01 to 31: Numeric 5<sup>th</sup>letter: Internal use control number

Figure 6. TO-220F-7L (Sanken leadform number 3051) package drawing

#### Leadform 3052



Pin treatment Pb-free. Device composition compliant with the RoHS directive.

b: Lot number 1<sup>St</sup>letter: Last digit of year 2<sup>nd</sup>letter: Month Jan to September: Numeric October: O November: N December: D 3<sup>rd</sup> and 4<sup>th</sup> letter: Date 01 to 31: Numeric 5<sup>th</sup> letter: Internal use control number

Ø3.2±0.2

(1.1)

0.5

2.6 ±0.1

(At base of pin)

Figure 7. TO-220F-7L (Sanken leadform number 3052) package drawing



# *Pin treatment Pb-free. Device composition compliant with the RoHS directive.*

Figure 8. TO-220F-7L (Sanken leadform number 3054) package drawing

# **Electrical Characteristics**

This section provides separate sets of electrical characteristic data, using representative examples (refer to individual data-sheets for more details):

- LC551xD series (non-isolated): LC5513D is the example
- LC552xD series (isolated): LC5521D is the example
- LC552xF series (isolated): LC5523F is the example
- Current direction is sink is positive (+) and source is nega-

tive (–) in reference to the IC.

#### **LC5513D Absolute Maximum Ratings** T<sub>A</sub> = 25°C, unless otherwise specified

| Characteristic                                     | Symbol             | Notes                                                         | Pins  | Rating      | Unit |
|----------------------------------------------------|--------------------|---------------------------------------------------------------|-------|-------------|------|
| Drain Current <sup>1</sup>                         | I <sub>DPeak</sub> | Single pulse                                                  | 8 – 1 | 4.0         | A    |
| Single Pulse Avalanche Energy <sup>1</sup>         | E <sub>AS</sub>    | I <sub>LPeak</sub> = 2.7 A, V <sub>DD</sub> = 99 V, L = 20 mH | 8 – 1 | 86          | mJ   |
| Supply Voltage for Controller Chip                 | V <sub>CC</sub>    |                                                               | 2 – 1 | 35          | V    |
| OCP Pin Voltage                                    | V <sub>OCP</sub>   |                                                               | 3 – 1 | -2.0 to 5.0 | V    |
| COMP Pin Voltage                                   | V <sub>COMP</sub>  |                                                               | 4 – 1 | -0.3 to 7.0 | V    |
| ISENSE Pin Voltage                                 | VISEN              |                                                               | 6 – 1 | -0.3 to 5.0 | V    |
| Allowable Power Dissipation of MOSFET <sup>2</sup> | P <sub>D1</sub>    |                                                               | 8 – 1 | 0.97        | W    |
| Operating Ambient Temperature                      | T <sub>OP</sub>    |                                                               | —     | -55 to 125  | °C   |
| Storage Temperature                                | T <sub>stg</sub>   |                                                               | _     | -55 to 125  | °C   |
| Channel Temperature                                | T <sub>ch</sub>    |                                                               | —     | 150         | °C   |

<sup>1</sup>Refer to each individual product datasheet for details. <sup>2</sup>Mounted on a 15 mm × 15 mm PCB.

#### LC5513D ELECTRICAL CHARACTERISTICS (MOSFET) T<sub>A</sub> = 25°C, unless otherwise specified

| Characteristic                                 | Symbol              | Test Conditions          | Pins  | Min. | Тур. | Max. | Unit |
|------------------------------------------------|---------------------|--------------------------|-------|------|------|------|------|
| Drain-to-Source Breakdown Voltage <sup>1</sup> | V <sub>DSS</sub>    |                          | 8 – 1 | 650  | —    | —    | V    |
| Drain Leakage Current                          | I <sub>DSS</sub>    |                          | 8 – 1 | —    | —    | 300  | μA   |
| On Resistance <sup>1</sup>                     | R <sub>DS(on)</sub> |                          | 8 – 1 | —    | —    | 1.9  | Ω    |
| Switching Time <sup>1</sup>                    | t <sub>f</sub>      |                          | 8 – 1 | _    | _    | 400  | ns   |
| Thermal Resistance <sup>1,2</sup>              | R <sub>θch-c</sub>  | Between channel and case | _     | _    | _    | 35.5 | °C/W |

<sup>1</sup>Refer to each individual product datasheet for details.

<sup>2</sup>The thermal resistance between the channels of the MOSFET and the case. T<sub>C</sub> measured at the center of the case top surface.

| Characteristic                                            | Symbol                   | Test Conditions        | Pins  | Min.  | Тур.  | Max.  | Unit |
|-----------------------------------------------------------|--------------------------|------------------------|-------|-------|-------|-------|------|
| Startup Operation                                         |                          |                        |       |       |       |       |      |
| Operation Start Voltage                                   | V <sub>CC(ON)</sub>      |                        | 2 – 1 | 13.8  | 15.1  | 17.3  | V    |
| Operation Stop Voltage*                                   | V <sub>CC(OFF)</sub>     |                        | 2 – 1 | 8.4   | 9.4   | 10.7  | V    |
| Operating Current                                         | I <sub>CC(ON)</sub>      |                        | 2 – 1 | -     | -     | 3.7   | mA   |
| Startup Circuit Operation Voltage                         | VSTARTUP                 |                        | 8 – 1 | 42    | 57    | 72    | V    |
| Startup Current                                           | I <sub>CC(STARTUP)</sub> | V <sub>CC</sub> = 13 V | 2 – 1 | -5.5  | -3.0  | -1.0  | mA   |
| Startup Current Threshold Biasing Voltage-1*              | V <sub>CC(BIAS)1</sub>   |                        | 2 – 1 | 9.5   | 11.0  | 12.5  | V    |
| Startup Current Threshold Biasing<br>Voltage-2            | V <sub>CC(BIAS)2</sub>   |                        | 2 – 1 | 14.4  | 16.6  | 18.8  | V    |
| Normal Operation                                          |                          |                        |       |       |       |       |      |
| PWM Operation Frequency                                   | f <sub>OSC</sub>         |                        | 8 – 1 | 11.0  | 14.0  | 18.0  | kHz  |
| Maximum On-Width                                          | t <sub>ON(MAX)</sub>     |                        | 8 – 1 | 30.0  | 40.0  | 50.0  | μs   |
| COMP Pin Control Voltage<br>Lower Limit                   | V <sub>COMP(MIN)</sub>   |                        | 4 – 1 | 0.55  | 0.90  | 1.25  | V    |
| Error Amplifier Reference Voltage                         | V <sub>SEN(th)</sub>     |                        | 6 – 1 | 0.27  | 0.30  | 0.33  | V    |
| Error Amplifier Source Current                            | I <sub>SEN(SOURCE)</sub> |                        | 4 – 1 | -11   | -7    | -3    | μA   |
| Error Amplifier Sink Current                              | I <sub>SEN(SINK)</sub>   |                        | 4 – 1 | 3     | 7     | 11    | μA   |
| Leading Edge Blanking Time                                | t <sub>ON(LEB)</sub>     |                        | 3 – 1 | -     | 500   | -     | ns   |
| Quasi-Resonant Operation Threshold Voltage-1              | V <sub>BD(TH1)</sub>     |                        | 3 – 1 | 0.14  | 0.24  | 0.34  | V    |
| Quasi-Resonant Operation Threshold Voltage-2              | V <sub>BD(TH2)</sub>     |                        | 3 – 1 | 0.12  | 0.17  | 0.22  | V    |
| Protection Operation                                      |                          |                        |       |       |       |       |      |
| OCP Pin Overcurrent Protection<br>(OCP) Threshold Voltage | V <sub>OCP</sub>         |                        | 3 – 1 | -0.54 | -0.60 | -0.66 | V    |
| OCP Pin Source Current                                    | I <sub>OCP</sub>         |                        | 3 – 1 | -120  | -40   | -10   | μA   |
| OCP Pin Overvoltage Protection<br>(OVP) Threshold Voltage | V <sub>BD(OVP)</sub>     |                        | 3 – 1 | 2.2   | 2.6   | 3.0   | V    |
| Overload Protection (OLP) Threshold<br>Voltage-1          | V <sub>COMP(OLP)1</sub>  |                        | 4 – 1 | 5.0   | 5.5   | 6.0   | V    |
| Overload Protection (OLP) Threshold<br>Voltage-2          | V <sub>COMP(OLP)2</sub>  |                        | 4 – 1 | 4.1   | 4.5   | 4.9   | V    |
| ISENSE Pin OVP Threshold Voltage                          | VISEN(OVP)               |                        | 6 – 1 | 1.6   | 2.0   | 2.4   | V    |
| VCC Pin OVP Threshold Voltage                             | V <sub>CC(OVP)</sub>     |                        | 2 – 1 | 28.5  | 31.5  | 34.0  | V    |
| Thermal Shutdown Activating<br>Temperature                | T <sub>J(TSD)</sub>      |                        | _     | 135   | -     | _     | °C   |

#### LC5513D ELECTRICAL CHARACTERISTICS (Controller Chip) T<sub>A</sub> = 25°C, V<sub>CC</sub> = 20 V, unless otherwise specified

 $V_{CC(BIAS)1} > V_{CC(OFF)}$  always.

# **LC5521D Absolute Maximum Ratings** $T_A = 25^{\circ}C$ , unless otherwise specified

| Characteristic                                     | Symbol             | Notes                                                         | Pins  | Rating      | Unit |
|----------------------------------------------------|--------------------|---------------------------------------------------------------|-------|-------------|------|
| Drain Current <sup>1</sup>                         | I <sub>DPeak</sub> | Single pulse                                                  | 8 – 1 | 2.5         | A    |
| Single Pulse Avalanche Energy <sup>1</sup>         | E <sub>AS</sub>    | I <sub>LPeak</sub> = 2.0 A, V <sub>DD</sub> = 99 V, L = 20 mH | 8 – 1 | 47          | mJ   |
| Supply Voltage for Controller Chip                 | V <sub>CC</sub>    |                                                               | 2 – 1 | 35          | V    |
| OCP Pin Voltage                                    | V <sub>OCP</sub>   |                                                               | 3 – 1 | -2.0 to 5.0 | V    |
| FB Pin Voltage                                     | V <sub>FB</sub>    |                                                               | 4 – 1 | -0.3 to 7.0 | V    |
| OVP Pin Voltage                                    | V <sub>OVP</sub>   |                                                               | 6 – 1 | -0.3 to 5.0 | V    |
| Allowable Power Dissipation of MOSFET <sup>2</sup> | P <sub>D1</sub>    |                                                               | 8 – 1 | 0.97        | w    |
| Operating Ambient Temperature                      | T <sub>OP</sub>    |                                                               | —     | -55 to 125  | °C   |
| Storage Temperature                                | T <sub>stg</sub>   |                                                               | _     | -55 to 125  | °C   |
| Channel Temperature                                | T <sub>ch</sub>    |                                                               | —     | 150         | °C   |

<sup>1</sup>Refer to each individual product datasheet for details.

<sup>2</sup>Mounted on a 15 mm × 15 mm PCB.

# LC5521D ELECTRICAL CHARACTERISTICS (MOSFET) T<sub>A</sub> = 25°C, unless otherwise specified

|                                                |                     |                          |       | -    |      |      |      |
|------------------------------------------------|---------------------|--------------------------|-------|------|------|------|------|
| Characteristic                                 | Symbol              | Test Conditions          | Pins  | Min. | Тур. | Max. | Unit |
| Drain-to-Source Breakdown Voltage <sup>1</sup> | V <sub>DSS</sub>    |                          | 8 – 1 | 650  | —    | —    | V    |
| Drain Leakage Current                          | I <sub>DSS</sub>    |                          | 8 – 1 | —    | —    | 300  | μA   |
| On Resistance <sup>1</sup>                     | R <sub>DS(on)</sub> |                          | 8 – 1 | —    | —    | 3.95 | Ω    |
| Switching Time <sup>1</sup>                    | t <sub>f</sub>      |                          | 8 – 1 | —    | —    | 250  | ns   |
| Thermal Resistance <sup>1,2</sup>              | $R_{\theta ch-c}$   | Between channel and case | —     | —    | —    | 42   | °C/W |

<sup>1</sup>Refer to each individual product datasheet for details.

 $^{2}$ The thermal resistance between the channels of the MOSFET and the case. T<sub>C</sub> measured at the center of the case top surface.

| Characteristic                                            | Symbol                   | Test Conditions        | Pins  | Min.  | Тур.  | Max.  | Unit |
|-----------------------------------------------------------|--------------------------|------------------------|-------|-------|-------|-------|------|
| Startup Operation                                         |                          |                        |       |       |       |       |      |
| Operation Start Voltage                                   | V <sub>CC(ON)</sub>      |                        | 2 – 1 | 13.8  | 15.1  | 17.3  | V    |
| Operation Stop Voltage*                                   | V <sub>CC(OFF)</sub>     |                        | 2 – 1 | 8.4   | 9.4   | 10.7  | V    |
| Operating Current                                         | I <sub>CC(ON)</sub>      |                        | 2 – 1 | -     | -     | 3.7   | mA   |
| Startup Circuit Operation Voltage                         | VSTARTUP                 |                        | 8 – 1 | 42    | 57    | 72    | V    |
| Startup Current                                           | I <sub>CC(STARTUP)</sub> | V <sub>CC</sub> = 13 V | 2 – 1 | -5.5  | -3.0  | -1.0  | mA   |
| Startup Current Threshold Biasing Voltage-1*              | V <sub>CC(BIAS)1</sub>   |                        | 2 – 1 | 9.5   | 11.0  | 12.5  | V    |
| Startup Current Threshold Biasing Voltage-2               | V <sub>CC(BIAS)2</sub>   |                        | 2 – 1 | 14.4  | 16.6  | 18.8  | V    |
| Normal Operation                                          |                          |                        | · ·   |       |       |       |      |
| PWM Operation Frequency                                   | f <sub>OSC</sub>         |                        | 8 – 1 | 11.0  | 14.0  | 18.0  | kHz  |
| Maximum On-Width                                          | t <sub>ON(MAX)</sub>     |                        | 8 – 1 | 30.0  | 40.0  | 50.0  | μs   |
| FB Pin Voltage Minimum Limit                              | V <sub>FB(MIN)</sub>     |                        | 4 – 1 | 0.55  | 0.90  | 1.25  | V    |
| Maximum Feedback Current                                  | I <sub>FB(MAX)</sub>     |                        | 4 – 1 | -10   | -25   | -40   | μA   |
| Leading Edge Blanking Time                                | t <sub>ON(LEB)</sub>     |                        | 3 – 1 | -     | 500   | -     | ns   |
| Quasi-Resonant Operation Threshold<br>Voltage-1           | V <sub>BD(TH1)</sub>     |                        | 3 – 1 | 0.14  | 0.24  | 0.34  | V    |
| Quasi-Resonant Operation Threshold<br>Voltage-2           | V <sub>BD(TH2)</sub>     |                        | 3 – 1 | 0.12  | 0.17  | 0.22  | V    |
| Protection Operation                                      |                          |                        |       |       |       |       |      |
| OCP Pin Overcurrent Protection<br>(OCP) Threshold Voltage | V <sub>OCP</sub>         |                        | 3 – 1 | -0.54 | -0.60 | -0.66 | V    |
| OCP Pin Source Current                                    | I <sub>OCP</sub>         |                        | 3 – 1 | -120  | -40   | -10   | μA   |
| OCP Pin Overvoltage Protection<br>(OVP) Threshold Voltage | V <sub>BD(OVP)</sub>     |                        | 3 – 1 | 2.2   | 2.6   | 3.0   | V    |
| Overload Protection (OLP) Threshold<br>Voltage-1          | V <sub>FB(OLP)1</sub>    |                        | 4 – 1 | 5.0   | 5.5   | 6.0   | V    |
| Overload Protection (OLP) Threshold Voltage-2             | V <sub>FB(OLP)2</sub>    |                        | 4 – 1 | 4.1   | 4.5   | 4.9   | V    |
| OVP Pin OVP Threshold Voltage                             | V <sub>OVP(OVP)</sub>    |                        | 6 – 1 | 1.6   | 2.0   | 2.4   | V    |
| VCC Pin OVP Threshold Voltage                             | V <sub>CC(OVP)</sub>     |                        | 2 – 1 | 28.5  | 31.5  | 34.0  | V    |
| Thermal Shutdown Activating<br>Temperature                | T <sub>J(TSD)</sub>      |                        | -     | 135   | -     | _     | °C   |

### LC5521D ELECTRICAL CHARACTERISTICS (Controller Chip) T<sub>A</sub> = 25°C, V<sub>CC</sub> = 20 V, unless otherwise specified

 $V_{CC(BIAS)1} > V_{CC(OFF)}$  always.

| Characteristic                             | Symbol             | Notes                                           | Pins  | Rating      | Unit |
|--------------------------------------------|--------------------|-------------------------------------------------|-------|-------------|------|
| Drain Current*                             | I <sub>DPeak</sub> | Single pulse                                    | 1 – 2 | 9.2         | A    |
| Single Pulse Avalanche Energy*             | E <sub>AS</sub>    | $I_{LPeak}$ = 2.9 A, $V_{DD}$ = 99 V, L = 20 mH | 1 – 2 | 99          | mJ   |
| Supply Voltage for Controller Chip         | V <sub>CC</sub>    |                                                 | 4 – 2 | 35          | V    |
| OCP Pin Voltage                            | V <sub>OCP</sub>   |                                                 | 5 – 2 | -2.0 to 5.0 | V    |
| FB Pin Voltage                             | V <sub>FB</sub>    |                                                 | 6 – 2 | -0.3 to 7.0 | V    |
| OVP Pin Voltage                            | V <sub>OVP</sub>   |                                                 | 7 – 2 | -0.3 to 5.0 | V    |
| Allowable Power Dissipation of<br>MOSFET*  | P <sub>D1</sub>    | With infinite heatsink                          | 1 – 2 | 20.2        | W    |
|                                            |                    | Without heatsink                                | 1 – 2 | 1.8         | W    |
| Internal Frame Temperature in<br>Operation | T <sub>F</sub>     |                                                 | _     | -20 to 115  | °C   |
| Operating Ambient Temperature              | T <sub>OP</sub>    |                                                 | —     | -55 to 115  | °C   |
| Storage Temperature                        | T <sub>stg</sub>   |                                                 | _     | -55 to 125  | °C   |
| Channel Temperature                        | T <sub>ch</sub>    |                                                 | _     | 150         | °C   |

# LC5523F Absolute Maximum Ratings $T_A = 25^{\circ}C$ , unless otherwise specified

\*Refer to each individual product datasheet for details.

# LC5523F ELECTRICAL CHARACTERISTICS (MOSFET) T<sub>A</sub> = 25°C, unless otherwise specified

| Characteristic                                 | Symbol              | Test Conditions                    | Pins  | Min. | Тур. | Max. | Unit |
|------------------------------------------------|---------------------|------------------------------------|-------|------|------|------|------|
| Drain-to-Source Breakdown Voltage <sup>1</sup> | V <sub>DSS</sub>    |                                    | 1 – 2 | 650  | —    | —    | V    |
| Drain Leakage Current                          | I <sub>DSS</sub>    |                                    | 1 – 2 | —    | —    | 300  | μA   |
| On Resistance <sup>1</sup>                     | R <sub>DS(on)</sub> |                                    | 1 – 2 | _    | —    | 1.9  | Ω    |
| Switching Time <sup>1</sup>                    | t <sub>f</sub>      |                                    | 1 – 2 | _    | _    | 400  | ns   |
| Thermal Resistance <sup>1,2</sup>              | R <sub>θch-F</sub>  | Between channel and internal frame | _     | _    | _    | 3.1  | °C/W |

<sup>1</sup>Refer to each individual product datasheet for details.

 $^{2}$ The thermal resistance between the channels of the MOSFET and the case. T<sub>C</sub> measured at the center of the case top surface.

| Characteristic                                            | Symbol                   | Test Conditions        | Pins  | Min.  | Тур.  | Max.  | Unit |
|-----------------------------------------------------------|--------------------------|------------------------|-------|-------|-------|-------|------|
| Startup Operation                                         |                          |                        |       |       |       |       |      |
| Operation Start Voltage                                   | V <sub>CC(ON)</sub>      |                        | 4 – 2 | 13.8  | 15.1  | 17.3  | V    |
| Operation Stop Voltage*                                   | V <sub>CC(OFF)</sub>     |                        | 4 – 2 | 8.4   | 9.4   | 10.7  | V    |
| Operating Current                                         | I <sub>CC(ON)</sub>      |                        | 4 – 2 | _     | -     | 3.7   | mA   |
| Startup Circuit Operation Voltage                         | VSTARTUP                 |                        | 1 – 2 | 42    | 57    | 72    | V    |
| Startup Current                                           | I <sub>CC(STARTUP)</sub> | V <sub>CC</sub> = 13 V | 4 – 2 | -5.5  | -3.0  | -1.0  | mA   |
| Startup Current Threshold Biasing Voltage-1*              | V <sub>CC(BIAS)1</sub>   |                        | 4 – 2 | 9.5   | 11.0  | 12.5  | V    |
| Startup Current Threshold Biasing<br>Voltage-2            | V <sub>CC(BIAS)2</sub>   |                        | 4 – 2 | 14.4  | 16.6  | 18.8  | V    |
| Normal Operation                                          |                          |                        |       |       |       |       |      |
| PWM Operation Frequency                                   | f <sub>OSC</sub>         |                        | 1 – 2 | 11.0  | 14.0  | 18.0  | kHz  |
| Maximum On-Width                                          | t <sub>ON(MAX)</sub>     |                        | 1 – 2 | 30.0  | 40.0  | 50.0  | μs   |
| FB Pin Voltage Minimum Limit                              | V <sub>FB(MIN)</sub>     |                        | 6 – 2 | 0.55  | 0.90  | 1.25  | V    |
| Maximum Feedback Current                                  | I <sub>FB(MAX)</sub>     |                        | 6 – 2 | -10   | -25   | -40   | μA   |
| Leading Edge Blanking Time                                | t <sub>ON(LEB)</sub>     |                        | 5 – 2 | -     | 500   | -     | ns   |
| Quasi-Resonant Operation Threshold<br>Voltage-1           | V <sub>BD(TH1)</sub>     |                        | 5 – 2 | 0.14  | 0.24  | 0.34  | V    |
| Quasi-Resonant Operation Threshold<br>Voltage-2           | V <sub>BD(TH2)</sub>     |                        | 5 – 2 | 0.12  | 0.17  | 0.22  | V    |
| Protection Operation                                      |                          |                        |       |       |       |       |      |
| OCP Pin Overcurrent Protection<br>(OCP) Threshold Voltage | V <sub>OCP</sub>         |                        | 5 – 2 | -0.54 | -0.60 | -0.66 | V    |
| OCP Pin Source Current                                    | I <sub>OCP</sub>         |                        | 5 – 2 | -120  | -40   | -10   | μA   |
| OCP Pin Overvoltage Protection<br>(OVP) Threshold Voltage | V <sub>BD(OVP)</sub>     |                        | 5 – 2 | 2.2   | 2.6   | 3.0   | V    |
| Overload Protection (OLP) Threshold<br>Voltage-1          | V <sub>FB(OLP)1</sub>    |                        | 6 – 2 | 5.0   | 5.5   | 6.0   | V    |
| Overload Protection (OLP) Threshold Voltage-2             | V <sub>FB(OLP)2</sub>    |                        | 6 – 2 | 4.1   | 4.5   | 4.9   | V    |
| OVP Pin OVP Threshold Voltage                             | V <sub>OVP(OVP)</sub>    |                        | 7 – 2 | 1.6   | 2.0   | 2.4   | V    |
| VCC Pin OVP Threshold Voltage                             | V <sub>CC(OVP)</sub>     |                        | 4 – 2 | 28.5  | 31.5  | 34.0  | V    |
| Thermal Shutdown Activating<br>Temperature                | T <sub>J(TSD)</sub>      |                        | -     | 135   | _     | -     | °C   |

### LC5523F ELECTRICAL CHARACTERISTICS (Controller Chip) T<sub>A</sub> = 25°C, V<sub>CC</sub> = 20 V, unless otherwise specified

 $V_{CC(BIAS)1} > V_{CC(OFF)}$  always.

# **Application Circuit Examples**

This section provides typical application circuits, using representative examples (refer to individual datasheets for more details):

- LC551xD series (non-isolated)
- LC552xD series (isolated)
- LC552xF series (isolated)



Figure 9. Non-isolated application circuit example, with LC551xD series device



Figure 10. Isolated application circuit example, with LC552xD series device



Figure 11. Isolated application circuit example, with LC552xF series device

# **Operation Description**

All of the parameter values used in these descriptions are typical values, unless they are specified as minimum or maximum. This section describes IC operations as it is used for LED lighting power supply applications. About current direction, "+" indicates sink current toward the IC and "-" indicates source current from the IC. The pin numbers parenthesized represent LC552xF numbers.

# **On-Width Control Operation**

**LC551xD series (non-isolated designs)** Figure 12 shows the peripheral circuit at the COMP pin of the LC551xD, and figure 13 shows the on-width control. The output control is done by voltage mode control, which controls on-width depending on output load, and average current control.

As showed in figure 13, in the average current control operation, the output current detection resistor voltage is compared against the reference voltage by the OTA circuit, and its output is averaged at COMP pin. This voltage is compared against the internal oscillator (OSC) by the FB comparator in order to control the on-width for the average current control operation. Here, OSC indicates the oscillator circuit, which controls the PWM operation frequency, quasi-resonant oscillation, and the maximum on-width limit.

For the LC551xD devices, the recommended value of C6, which is connected to the COMP terminal, is approximately 2.2  $\mu$ F.

The constant output current control of the output is done as below:

- When the output load current becomes less than the target value, the ISENSE pin voltage becomes low. This causes the averaged OTA circuit output voltage at the COMP pin to become high, which increases the on-width and the output current.
- When the output current becomes greater than the target value, the circuits operate in the opposite way. The averaged voltage at the COMP pin becomes low, and reductions result in the on-width and the output current.

Figure 14 shows the average input current waveform. The averaged COMP pin voltage becomes constant, and the duty cycle control becomes based on the  $E_{IN}$  voltage (C2 voltage in figure 9). It makes an averaged input current sine waveform which realizes a high power factor.

**LC552xD and LC552xF series (isolated designs)** Figure 15 shows the peripheral circuit at the FB pin of the LC552xD/ LC552xF, and figure 16 shows the on-width control. The output



Figure 12. COMP pin peripheral circuit



Figure 13. On-width control, LC551xD series



Figure 14. Averaged input current waveform, LC551xD series

control is done by voltage mode control, which controls on-width depending on output load, and average current control.

As showed in figure 16, in the average current control operation, the output current detection resistor voltage is compared by the operational amplifier, and its output is sent to the FB pin in conjunction with the opto-coupler and averaged at the FB pin. The FB pin voltage is compared against the internal oscillator (OSC) by the FB comparator in order to control the on-width for averaged current control operation. Here, OSC indicates the oscillator circuit, which controls the PWM operation frequency, quasiresonant oscillation, and the maximum on-width limit. For the LC552xD and LC552xF series devices, the recommended value of C6, which is connected to the FB pin, is approximately 2.2  $\mu$ F.

The constant output current control of the output is done as below.

- When the output load current becomes less than the target value, the secondary current detection resistor voltage becomes low and it results in low feedback current from the opto-coupler. It causes the averaged voltage at the FB pin to become high, and results in increases of the on-width and the output current.
- When the output current becomes more than the target value, the circuits operate in the opposite way The averaged voltage at the FB pin becomes low, which reduces the on-width and the output current.

Figure 17 shows the average input current waveform. The averaged FB pin voltage becomes constant, and the duty cycle control becomes based on the  $E_{IN}$  voltage (C2 voltage in figures 10 and 11). It makes an averaged input current sine waveform which realizes a high power factor.



Figure 15. FB pin peripheral circuit



Figure 16. On-width control, LC552xD and LC552xF series



Figure 17. Averaged input current waveform, LC552xD and LC552xF series

# **Startup Operation**

Figure 18 shows the VCC pin peripheral circuit. The integrated startup circuit is connected to the D/ST pin, and it generates a constant current,  $I_{CC(STARTUP)} = -3.0$  mA, to charge capacitor C4 at the VCC pin. During this process, when VCC voltage reaches  $V_{CC(ON)} = 15.1$  V, the IC starts operation, and when its voltage exceeds  $V_{CC(BIAS)2} = 16.6$  V, the startup circuit stops, in order to eliminate its own power consumption.

The startup time is determined by the C4 capacitance and is expressed by the formula below:

$$t_{\text{START}} \approx C_4 \times \frac{V_{\text{CC(ON)}} - V_{\text{CC(INIT)}}}{|I_{\text{CC(STARTUP)}}|}$$
(1)

where

 $t_{START}$  is the startup time (s), and

V<sub>CC(INIT)</sub> is the VCC pin initial voltage (V).

A ceramic or film capacitor can be used for C4, and a value of 0.22 to 22  $\mu F$  is generally recommended.

Figure 19 shows the relationship between VCC voltage and the operating current,  $I_{CC}$ . When VCC voltage reaches  $V_{CC(ON)} = 15.1$  V, the Controller circuit operation begins and the operating current increases. After that, if VCC voltage decreases to  $V_{CC(OFF)} = 9.4$  V, the Undervoltage Lockout (UVLO) circuit stops Controller circuit operation, and the operation state returns to the startup phase.

After the control circuit starts up, the auxiliary winding (D in figure 18) voltage, rectified by diode D5, powers the VCC pin.

VCC voltage must satisfy these conditions:

$$V_{CC(BIAS)1}(max) = 12.5 V < V_{CC} < V_{CC(OVP)}(min) = 28.5 V$$

Initially, target 20 V in a transformer design, and then optimize its winding turns in a way that VCC voltage stays within that specified range over the conceivable input voltage range and output load conditions.



Figure 18. VCC pin peripheral circuit



Figure 19.  $V_{CC}$  versus operation current,  $I_{CC}$ 

Figure 20 shows the VCC voltage behavior at the startup phase. Immediately after the controller circuit starts operation, the auxiliary winding voltage,  $V_D$ , has not yet reached its design target value, which is determined by the transformer auxiliary winding turns. Therefore, as shown figure 20, VCC voltage starts decreasing after the startup circuit turns off at  $V_{CC(BIAS)2} = 16.6$  V. After a while, if the VCC voltage reaches the Startup Current Threshold Biasing Voltage-1,  $V_{CC(BIAS)1} = 11.0$  V, the bias assisting function is activated in order to avoid further voltage drop and VCC voltage becomes nearly constant. Thanks to this function, the C4 value can be small, which results in shortening the startup period and improving the response time of the VCC pin overvoltage protection.

Figure 21 shows the positive dependency of VCC voltage on output current. This is caused by the surge voltage, which occurs on the D/ST pin at the turn-off edge of the incorporated power MOSFET. The surge voltage is coupled to the auxiliary winding and it charges-up C4 more than the design target. In order to avoid this, insert R1 in series with D5 as shown in figure 22, and choose a value for it between several ohms to several tenths of ohms.

In addition, the transformer winding structure has influence on  $V_{CC}$  fluctuation and the two items below are examples of worsening it:

- Poor coupling between the primary and secondary windings (this causes high surge voltage and is seen in a design with low output voltage and high output current).
- Poor coupling between the secondary winding and the auxiliary winding D (this increases the effect of the surge voltage on the auxiliary winding voltage).
- Against those items, the two items below are commonly used as techniques for improvement (its construction with triple insulation wires as primary winding and/or secondary winding, and without margin region):
- Separate the auxiliary winding D from the primary windings P1 and P2 (figure 23(A)); P1 and P2 are two separated primary windings.
- Place the auxiliary winding D within the secondary winding S1 in order to improve the coupling of those windings (figure 23(B)); S1 is the secondary output winding.













Figure 21.  $V_{\text{CC}}$  versus  $I_{\text{OUT}}$  with and without resistor R1



Figure 22. VCC pin peripheral circuit with R1

# **Operation Modes at Startup**

Figure 24 shows the operation modes during the startup phase of the LC551xD, and figure 25 shows those for the LC552xD and LC552xF. Note that OCP pin voltage, which determines the timing of quasi-resonant operation, is in positive voltage on the OCP pin, in reference to the S/GND pin.

During two periods below at startup, IC operation is set to PWM, with  $f_{OSC} = 14$  kHz:

- While the COMP pin voltage (for LC551xD) and FB pin voltage (for LC552xD and LC552xF), in reference to S/GND, are 0 to 0.9 V (the control voltage lower limit for the COMP pin,  $V_{COMP(MIN)}$ , and FB pin,  $V_{FB(MIN)}$ ): During this period, on-width is fixed at the Leading Edge Blanking Time,  $t_{BW} = 500$  ns.
- Until the quasi-resonant signal (OCP pin voltage) reaches the Quasi-Resonant Operation Threshold Voltage-1,  $V_{BD(TH1)}$ = 0.24 V: During this period, the output voltage is low; therefore, the auxiliary winding voltage,  $V_D$ , is low. Thus the quasi-resonant signal is low.

COMP Pin IC turn on Voltage S/GND Pin Voltage VCC/DIACM = 11 0 V S/GNE Output (LED) Current, Iour GND(Iour) Drain Current, In (500 ns) PWM (QR) Duration

Figure 24. Soft-start operation waveforms at startup (LC551xD)



### Soft-Start Function

The soft-start function reduces power stress on the incorporated MOSFET and secondary rectifier during the startup phase.

**LC551xD series (non-isolated designs)** The soft-start operation begins when the COMP pin voltage reaches  $V_{COMP(MIN)} = 0.9 \text{ V}$  and lasts until the output current becomes constant. During that period, the output power gradually increases.

During this period, check the items below:

- VCC pin voltage does not drop to the Operation Stop Voltage,  $V_{\text{CC(OFF)}}$
- Output current reaches the target value before the overload protection (OLP) is activated by the COMP pin voltage reaching  $V_{COMP(OLP)2} = 4.5 \text{ V}$







Figure 26. OCP Pin Voltage (with time scale expanded)

**LC552xD/LC552xF series (isolated designs)** The soft-start operation begins when the FB pin voltage reaches  $V_{FB(MIN)} = 0.9 \text{ V}$ and lasts until the output current becomes constant. During that period, the output power gradually increases.

During this period, check the items below:

- VCC pin voltage does not drop to the Operation Stop Voltage,  $V_{\text{CC(OFF)}}$
- Output current reaches the target value before the overload protection (OLP) is activated by the FB pin voltage reaching  $V_{FB(OLP)2} = 4.5 \text{ V}$

# Quasi-Resonant Operation and Bottom-On Timing

Figure 27 shows a basic circuit diagram of a flyback converter, in which the energy of the transformer is transferred to the secondary side after the primary side MOSFET turns off.

When the primary side MOSFET keeps turning off after the energy is transferred to the secondary, the MOSFET drain node begins free oscillation based on the transformer  $L_P$ , and  $C_V$  across the drain and source pins, after the energy is completely transferred to the secondary. The quasi-resonant operation is the  $V_{DS}$  bottom-on operation that turns on the MOSFET at the bottom point of  $V_{DS}$  free oscillation. Because of that, switching loss and switching noise are reduced. Therefore, highly efficient and low noise converters can be realized. Figure 28 shows an ideal  $V_{DS}$  waveform of this mode. Turning on the MOSFET at the bottom of  $V_{DS}$  is done by creating certain duration, delay time  $t_{ONDLY}$ , as figure 28 shows from the start of  $V_{DS}$  free oscillation. This delay time is created by exploiting the auxiliary winding voltage, which synchronizes to the drain voltage  $V_{DS}$  waveform and it is called the quasi-resonant signal.



Figure 27. Basic flyback converter circuit



Figure 28. Waveforms of the ideal Bottom-On mode

E<sub>IN</sub>: Input voltage

Ef: Flyback voltage

$$E_{\rm f} = \frac{N_{\rm P}}{N_{\rm s}} \times (V_{\rm OUT} + V_{\rm f}) \tag{2}$$

- $N_P$ : Number of turns in the primary winding
- N<sub>S</sub>: Number of turns in the secondary winding

VOUT: Output voltage

- V<sub>f</sub>: Forward voltage of the secondary rectifier
- ID: Drain current of the power MOSFET
- $\mathsf{I}_{\mathsf{OFF}}$ : Current running through the secondary rectifier during the power MOSFET off-period
- Cv: Voltage resonant capacitor
- L<sub>P</sub>: Primary inductance

Figure 29 shows the OCP pin peripheral circuit. D6, R4, C7 and D7 form a delay circuit, and the auxiliary winding flyback voltage,  $E_{rev1}$ , is fed through the delay circuit and provides positive voltage, the quasi-resonant signal, to the OCP pin. Figure 30 shows the forward voltages versus the power supply.



Figure 29. OCP pin peripheral circuit



After the power MOSFET turns off, the quasi-resonant signal immediately goes up and it exceeds the Quasi-Resonant Operation Threshold Voltage-1,  $V_{BD(TH1)} = 0.24$  V. After this occurs, the power MOSFET remains off until the quasi-resonant signal comes down enough to cross the Quasi-Resonant Operation Threshold Voltage-2,  $V_{BD(TH2)} = 0.17$  V. Then the power MOSFET again turns on. In addition, at the point, the threshold voltage goes up to  $V_{BD(TH1)}$  automatically to prevent malfunction of the quasi-resonant operation from noise interference.

During that period, C7 must cause a delay time,  $t_{ONDLY}$ , such that the power MOSFET turns on at the bottom point of  $V_{DS}$ ; so select an appropriate C7 value. R3 is recommended to be between 100 and 330  $\Omega$ , and C5 to be between 100 and 470 pF.

R4 must set the range for the quasi-resonant signal: greater than or equal to  $V_{BD(TH1)}$  under input and output conditions where  $V_{CC}$ becomes lowest, but less than the OCP Pin Overvoltage Protection (OVP) Threshold Voltage,  $V_{OCP(OVP)} = 2.6$  V, under conditions where  $V_{CC}$  becomes highest. Figure 31 defines the pulse width of the quasi-resonant signal. For initiating quasi-resonant operation, the quasi-resonant signal pulse width between the two points  $V_{BD(TH1)}$  and  $V_{BD(TH2)}$ ,  $t_{QR}$ , must be equal to 1.2 µs or more. This pulse width must be ensured, while at the same time the OCP pin peak voltage,  $V_{BD(PK)}$ , is recommended to be between 1.5 and 2.0 V. Both conditions should be satisfied throughout the power supply input and output ranges, over variations in R3 and R4 actual component values.





The formula below is used to calculate R4:

$$R_{4} = \frac{R_{3}(V_{\rm CC} - V_{\rm BD(PK)} - 2V_{\rm f})}{V_{\rm BD(PK)}}$$
(3)

given R3 = 220  $\Omega$ , V<sub>BD(PK)</sub> = 1.5 V, V<sub>CC</sub> = 16 V, and the V<sub>f</sub> of D6 and D7 = 0.8 V. R4 is approximately 1.89 k $\Omega$ , and it is 1.8 k $\Omega$  in the E12 series.

If the pulse width is not satisfied, increase R3 or decrease R4, in order to raise  $V_{BD(PK)}$ . Alternatively, increasing the capacitance of resonant capacitor C3 is also effective because it widens the free oscillation period. However, it causes an additional switching loss increase; therefore, ensure the IC temperature rise is acceptable.

Figure 32 shows two different OCP pin waveforms, comparing transformer coupling conditions between the primary and secondary winding. The poor coupling tends to happen in a low output voltage (small number of LEDs) transformer design with high  $N_P/N_S$  turns ratio ( $N_P$  and  $N_S$  indicate the number of turns of the primary winding and secondary winding, respectively), and it results in high leakage inductance. The poor coupling causes high surge voltage ringing at the power MOSFET drain pin when it turns off. That high surge voltage ringing is coupled to the auxiliary winding and then the inappropriate quasi-resonant signal, as in figure 32B, is created. The OCP pin has a blanking period of

250 ns (max) to avoid reacting to it, but if the surge voltage continues longer than that period, the IC responds to it and repeatedly turns the power MOSFET on and off at high frequency. This results in an increase of the MOSFET power dissipation and temperature, and it can be damaged.

If this phenomenon is observed, countermeasures include:

- Place C5 as close to the OCP and S/GND pins as possible
- Separate the loop trace between the OCP pin and the S/GND pin from any high current trace
- Loosen the transformer coupling between the auxiliary winding and primary winding
- Reinforce the clamping snubber circuit to reduce the surge voltage

In addition, the OCP pin waveform during operation should be measured by connecting test probes with leads to the OCP pin and the GND pin as short as possible, in order to measure any surge voltage correctly.

Timing adjustment of the bottom-on is done by selecting the value of C7 (figure 29). To do so, observe the power MOSFET drain voltage,  $V_{DS}$ , the drain current,  $I_D$ , and the quasi-resonant signal. Then optimize the C7 value to adjust the delay time of  $t_{ONDLY}$  so that the MOSFET turns on at the bottom point of  $V_{DS}$ .



Figure 32. OCP pin waveform of a poorly coupled transformer (B)

As shown in figure 33:

- If the turn-on point is earlier than the bottom of the  $V_{DS}$  signal, it causes higher switching losses. In that situation, delay the turn-on point by increasing the C7 value.
- In the converse situation, if the turn-on point is later than the  $V_{DS}$  bottom point, it also causes higher switching losses, but in that case, advance the turn-on point by decreasing the C7 value.

# Latch Function

Thermal shutdown (TSD) protection is latched. When the latch circuit is activated, the IC stops switching operation, and therefore the VCC voltage declines.

However, the startup circuit turns on again when  $V_{CC}$  reaches  $V_{CC(BIAS)1} = 11.0$  V, in order to avoid reaching the operation stop-



Figure 33. Effects of failure to turn on precisely at the V<sub>DS</sub> bottom point: (left) turn-on too early, (right) turn-on too late

ping voltage,  $V_{CC(OFF)} = 9.4$  V. Thus IC operation in latch mode is maintained. To release the IC from latch mode, cut off the AC mains and let VCC voltage drop below  $V_{CC(OFF)}$ .

#### **Overvoltage Protection (OVP)**

**LC551xD series (non-isolated designs)** The LC551xD series has three OVP activation methods link to the VCC pin, to the OCP pin, and to the ISENSE pin:

• VCC Pin Overvoltage Protection. figure 34 shows the waveforms of the OVP function on the VCC pin. When the VCC pin voltage with reference to the S/GND pin reaches and exceeds  $V_{CC(OVP)}$  = 31.5 V, OVP is activated and the IC stops switching operation. During this function, the bias assist function is disabled, and the VCC voltage decreases to  $V_{CC(OFF)} = 9.4$  V. After that, the startup circuit is activated, and the operation begins intermittent operation by repeating the restart and operation process as long as the OVP condition remains.

In addition, because VCC voltage is proportional to the output voltage, it can be used to detect an output overvoltage event, such as open load condition. In this situation, the detecting voltage is expressed by the formula below:

$$V_{\text{OUT(OVP)}} = \frac{V_{\text{OUT}}(\text{normal operation})}{V_{\text{CC}}(\text{normal operation})} \times 31.5 \text{ (V)}$$
(4)



Figure 34. Waveforms when VCC pin OVP is being activated (LC551xD)

• OCP Pin Overvoltage Protection. Figure 35 shows the OCP pin OVP function. When the OCP pin voltage with reference to the S/GND pin reaches  $V_{OCP(OVP)} = 2.6$  V or more, OVP is activated.

During this function, the bias assist function is disabled, and thus the IC enters intermittent operation as described in the VCC pin OVP section, above. This can be used as protection in the event that the quasi-resonant signal setup is mistaken or excess load current happens in the use of a poor coupling transformer between the primary and secondary winding. • ISENSE Pin Overvoltage Protection. Figure 36 shows the ISENSE pin OVP operation. When the ISENSE pin voltage with reference to the S/GND pin reaches and exceeds  $V_{ISEN(OVP)} = 2.0 \text{ V}$  or more, OVP is activated.

During this function, the bias assist function is disabled, and thus the IC enters intermittent operation as described in the VCC pin OVP section, above. As shown in figure 9, with Zener diode DZ1 this function can be used to detect an excess output voltage, such as caused by an open load condition, and protect the circuit.



Figure 35. Waveforms when OCP pin OVP is being activated (LC551xD)



Figure 36. Waveforms when ISENSE pin OVP is being activated (LC551xD)

LC552xD/LC552xF series (isolated designs) The LC552xD and LC552xF series have three OVP activation methods link to the VCC pin, to the OCP pin, and to the OVP pin:

• VCC Pin Overvoltage Protection. figure 37 shows the waveforms of the OVP function. When the VCC pin voltage with reference to the S/GND pin reaches and exceeds  $V_{CC(OVP)} = 31.5 \text{ V}$ or more, OVP is activated and the IC stops switching operation. During this function, the the bias assist function is disabled, and the VCC voltage decreases to  $V_{CC(OFF)} = 9.4$  V. After that, the startup circuit is activated, and the operation begins intermittent operation by repeating the restart and operation process as long as the OVP condition remains. In addition, because VCC voltage is proportional to the output voltage, it can be used to detect output overvoltage events, such as open load condition. In this situation, the detecting voltage is expressed by equation 4.



Figure 37. Waveforms when VCC pin OVP is being activated (LC552xD and LC552xF)

• OCP Pin Overvoltage Protection. Figure 38 shows the OCP pin OVP function. When the OCP pin voltage with reference to the S/GND pin reaches  $V_{OCP(OVP)} = 2.6 \text{ V}$ , OVP is activated.

During this function, the bias assist function is disabled, and thus the IC enters intermittent operation as described in the VCC pin OVP section, above. This can be used as protection in the event the quasi-resonant signal setup is mistaken or excess load current happens in the use of a poor coupling transformer between the primary and secondary winding. • OVP pin Overvoltage Protection. Figure 39 shows the OVP pin OVP function. When the OVP pin voltage with reference to the S/GND pin reaches and exceeds  $V_{OVP(OVP)} = 2.0$  V, OVP is activated.

During this function, the bias assist function is disabled, and thus the IC enters intermittent operation as described in the VCC pin OVP section, above.. As shown in figure 10 and figure 11, with PC2 this function can be used to detect high output voltage, such as an open load condition.



Figure 38. Waveforms when OCP pin OVP is being activated (LC552xD and LC552xF)



Figure 39. Waveforms when OVP pin OVP is being activated (LC552xD and LC552xF)

# **Overload Protection (OLP)**

If the MOSFET drain current is limited by the overcurrent protection for a certain delay period,  $t_{DLY}$ , Overload Protection is activated and the IC enters intermittent oscillation mode operation. This reduces the power-up stress on the incorporated power MOSFET and secondary rectifier.

**LC551xD series (non-isolated designs)** Figure 40 shows the peripheral circuit at the COMP pin, and figure 41 shows operation when OLP is activated.

At an overload condition, the output voltage, the VCC pin voltage, and the ISENSE pin voltage drop. When the VCC pin voltage reaches  $V_{CC(BIAS)} = 11.0$  V, the bias assist function is enabled in order to avoid reaching  $V_{CC(OFF)} = 9.4$  V. When the ISENSE pin voltage reaches  $V_{SEN(TH)} = 0.30$  V, the output of the OTA circuit becomes zero, and therefore the internal constant current source at the COMP pin starts charging capacitor C6.

When the COMP pin voltage reaches Overload Protection Threshold Voltage-2,  $V_{COMP(OLP)2} = 4.5$  V, the on-width is set to the Leading Edge Blanking time,  $t_{ON(LEB)} = 500$  ns. Meanwhile, the capacitor charging is ongoing and when it reaches Overload Protection Threshold Voltage-1,  $V_{COMP(OLP)1} = 5.5$  V, the switching operation stops. At the same time, the startup circuit is activated and the operation begins intermittent operation by repeating the restart and operation stop processes as long as the overload condition remains.



Figure 40. COMP pin peripheral circuit



Figure 41. Waveforms when OLP is being activated (LC551xD)

**LC552xD/LC552xF series (isolated designs)** Figure 42 shows the peripheral circuits at the FB pin of the LC552xD/LC552xF series and figure 43 shows the waveforms when the Overload Protection (OLP) is activated. At an overload condition, the output voltage drops and it results in a feedback signal from the secondary output becoming zero. After that, the internal constant current source at the FB pin starts to charge the C6 capacitor.

When the FB pin voltage reaches the Overload Protection

Threshold Voltage-2,  $V_{FB(OLP)2} = 4.5$  V, the on-width is set to Leading Edge Blanking time,  $t_{ON(LEB)} = 500$  ns. In the meanwhile, the capacitor charging is ongoing and when it reaches at Overload Protection Threshold Voltage-1,  $V_{FB(OLP)1} = 5.5$  V, the switching operation stops. At the same time, the startup circuit is activated and the operation begins intermittent operation by repeating the restart and operation stop processes as long as the overload condition remains.



Figure 42. FB pin peripheral circuit



Figure 43. Waveforms when OLP is being activated (LC552xD/ LC552xF)

# **Overcurrent Protection (OCP)**

The Overcurrent Protection (OCP) feature monitors the power MOSFET drain current on a pulse-by-pulse basis, in order to limit output power. The drain current is detected by a current detection resistor,  $R_{OCP}$ , and the voltage across it,  $V_{ROCP}$ , is fed through R3 to the OCP pin to be detected by it. When the  $R_{OCP}$  voltage,  $V_{ROCP}$ , reaches the value of the following formulas, the power MOSFET turns off.

$$V_{\text{ROCP}} = -\left(/V_{\text{OCP}}/+R_3 \times /I_{\text{OCP}}/\right)$$
(5)

where

 $V_{OCP}$ : Overcurrent Detection Threshold Voltage, -0.60 V, and  $I_{OCP}$ : OCP Pin Source Current, -40  $\mu$ A.

In order to minimize effects of variation in the internal resistor, R3 (figure 44) is recommended to have a value from 100 to 330  $\Omega$ . and C5 is recommended to have a value from 100 to 470 pF, with good temperature characteristics. Selecting larger capacitances slows OCP response, and results in an increase in the drain current peak at transient conditions, such as start-up.

Because the OCP function is designed for peak current detection, there is a chance that it will react to the surge current at the power MOSFET turn-on edge. In order to avoid this, the Leading Edge Blanking Time is set. The Leading Edge Blanking Time,  $t_{ON(LEB)} = 500$  ns, is set.

The surge current pulse width must be less than  $t_{ON(LEB)}$  as shown in figure 45. In case its width is longer than that, try these measures:

- $\bullet$  adjust the turn-on point to the  $V_{\text{DS}}$  bottom point
- $\bullet$  reduce the voltage resonant capacitor  $C_V\left(C3 \text{ in figure 44}\right)$  capacitance
- reduce the secondary rectifier snubber capacitor capacitance

With the quasi-resonant converter, the peak drain current at the same output load condition becomes different in various AC input voltages (85 VAC to 265 VAC), that is, when the AC input voltage is high, the peak drain current is low because the operation frequency becomes high.

When the OCP threshold voltage is fixed constant, the output current,  $I_{OUT}$ , in an OCP operation increases according to an increase of AC input voltage, as shown in (A)  $I_{OUT}$  without input compensation of figure 46.

In the maximum AC input voltage range, in order to control output current at OCP operation,  $I_{OUT(OCP)}$ , an external OCP input compensation circuit ( $D_{X1}$ ,  $D_{ZX1}$ ,  $R_{X1}$ ) is added as shown in figure 47. For more details as to how to set it, refer to the next section, Input Compensation Function for Overcurrent Protection.



Figure 44. Minus detection OCP circuit



Figure 45. OCP pin voltage, converted from MOSFET drain current by  $\mathsf{R}_{\mathsf{OCP}}$ 



Figure 46. Input compensation OCP circuit: (A)  $I_{OUT}$  without input compensation; (B)  $I_{OUT}$  with appropriate input compensation; (C) with inappropriately set input compensation, more than enough amount of compensation,  $I_{OUT}$  cannot meet target

# Input Compensation Function for Overcurrent Protection

The auxiliary winding forward voltage  $E_{fw1}$  is proportional to the input voltage,  $E_{IN}$ .  $E_{fw1}$  is applied to  $D_{ZX1}$ , and  $R_{X1}$  and R3translate the voltage  $E_{fw1}$  – Zener voltage of  $D_{ZX1}$ , into the input Compensation Current, I.

This input Compensation Current, I, creates the voltage of  $R_3 \times I$ , and it lowers the compensated OCP threshold voltage to less than the original OCP threshold voltage,  $V_{OCP} = -0.6$  V. This way, when  $E_{IN}$  is high, the compensation amount becomes high.

The  $D_{ZX1}$  Zener diode is used to set the voltage at which the input compensation begins, so choose the Zener voltage value that is equal to  $E_{fw1}$  at the time when input compensation begins.

Optimize the circuit in a way to minimize the difference between the overcurrent points at low and high AC input voltage. Also ensure that the output current meets its target over the entire AC input voltage range, as the normal curve shown in figure 46. The OCP pin voltage, including surge voltage, must not exceed its absolute maximum rating of -2.0 to 5.0 V at the highest AC input voltage.

# OCP Threshold Voltage with and without the OCP Input Compensation Circuit

Without the input compensation circuit, as shown in the figure 50 upper panel, the overcurrent detecting voltage is equal to the sum of the Overcurrent Protection Threshold Voltage,  $V_{OCP} = -0.60$  V, and the voltage across R3 from the OCP pin source current,  $I_{OCP} = -40 \ \mu$ A.

$$V_{\text{ROCP}} = -/R_{\text{OCP}} \times I_{\text{DP}} / = -\left(/V_{\text{OCP}} / + R_3 \times /I_{\text{OCP}} / \right)$$
(6)

In the converse situation, with the input compensation circuit, as shown in the figure 50 lower panel, the overcurrent detecting voltage is equal to the sum of the Overcurrent Protection Threshold Voltage,  $V_{OCP} = -0.60$  V, the voltage across R3 from the OCP pin source current,  $I_{OCP}$ , and the voltage across R3 from the input Compensation Current, I:

$$V'_{\text{ROCP}} = -\left[\left(/V_{\text{OCP}} / + R_3 \times / I_{\text{OCP}} / - R_3 \times I\right]$$
(7)

• Determining OCP pin input compensation circuit component values

 $E_{IN(PK)} = C2$  voltage  $I_{DP} = MOSFET$  peak drain current  $V_{FX1} = D_{X1}$  forward voltage  $D_{ZX1} = D_{ZX1}$  Zener voltage



Figure 47. Input compensation OCP circuit



Figure 48. OCP input compensation circuit



Figure 49. OCP input compensation

1. The overcurrent detecting peak drain current, I<sub>DP(OCP)</sub>, without the input compensation circuit, is expressed by the following, based on equation 6, from figure 50, upper panel:

$$I_{\rm DP(OCP)} = \frac{|V_{\rm OCP}| + R_3 \times |I_{\rm OCP}|}{R_{\rm OCP}}$$
(8)

 On the other hand, the overcurrent detecting peak drain current, I'<sub>DP(OCP)</sub>, with the input compensation circuit, is expressed by the following, based on equation 7, from figure 50, lower panel:

$$I'_{\text{DP(OCP)}} = \frac{|V_{\text{OCP}}| + R_3 \times (|I_{\text{OCP}}| - I)}{R_{\text{OCP}}} \qquad (9)$$

Here,  $I'_{DP}$  is the peak drain current where the output power of the maximum AC input voltage becomes the same as that limited by OCP at the minimum AC input voltage.

3. From equations 8 and 9, the compensation current, I, of the input compensation circuit, is expressed as follows:

$$I = (|I_{\text{DP(OCP)}}| - |I'_{\text{DP(OCP)}}|) \times \frac{R_{\text{OCP}}}{R_3}$$
(10)

 The forward voltage, E<sub>fw1</sub>, at C2 peak voltage E<sub>IN(PK)</sub>(max) is expressed as follows:

$$E_{\rm fw1} = \frac{N_{\rm D} \times E_{\rm IN(PK)}(\rm max)}{N_{\rm p}}$$
(11)

5. Next,  $R_{X1}$  is expressed by the following, in order to let the compensation current, I, flow at the maximum AC input voltage,  $E_{IN(PK)}(max)$ :

$$I = \frac{E_{\rm fw1} - D_{ZX1} - V_{\rm FX1}}{R_{\rm X1} + R_3 + R_{\rm OCP}}$$
(12)

assuming: R3, 
$$R_{OCP} \ll R_{X1}$$

$$R_{\rm X1} = \frac{E_{\rm fw1} - D_{\rm ZX1} - V_{\rm FX1}}{I}$$
(13)

from equations 11 and 13:

$$R_{\rm X1} = \frac{\frac{N_{\rm D} \times E_{\rm IN(PK)}(\rm max)}{N_{\rm P}} - (D_{\rm ZX1} + V_{\rm FX1})}{I}$$
(14)

AC input compensation circuit design example with universal input

Here is an example of design specification and calculation:

Given:

AC input voltage: 85 to 265 VAC Output power: 40 W Transformer primary winding: 40 T Transformer auxiliary winding: 6 T  $R_{OCP} = 0.2 \Omega$  $R_3 = 220 \Omega$  $D_{X1}$  forward voltage: 0.8 V

Tentatively, OCP input compensation start voltage is set to the voltage of 100 to 130 VAC.

At this time, OCP input compensation starting voltage is set to 120 VAC.



Figure 50. Compensated drain current waveforms

1. Calculate  $E_{fw1}$  at 120 VAC input:

$$E_{\rm fw1} = \frac{N_{\rm D}}{N_{\rm P}} \times E_{\rm IN(PK)}(\rm max)$$
(15)  
$$= \frac{N_{\rm D}}{N_{\rm P}} \times V_{\rm IN(OCP\_ST)} \times \sqrt{2}$$
  
$$= \frac{6}{40} \times 120 \ \sqrt{2} = \overline{2}5.5 \ (V)$$

Thus, select 27 V as the Zener value for  $DZ_{X1}$ . Assuming:

 $I_{DP(OCP)}$  at the minimum AC input voltage = 3.0 A

- $I'_{DP(OCP)}$  at the maximum AC input voltage (when the output power of the maximum AC input voltage becomes the same as that limited by OCP at the minimum AC input voltage) = 1.9 A
- 2. The compensation current, I, is calculated using equation 10:

$$I = (3.0 (A) - 1.9 (A)) \times \frac{0.2 (\Omega)}{220 (\Omega)} = 1 (mA)$$

3. R<sub>X1</sub> can be calculated using equation 14:

$$R_{X1} = \frac{\frac{6 (T) \times 265 (VAC)\sqrt{2}}{40 (T)} - (27 (V) + 0.8 (V))}{1 (mA)}$$
$$= 28.4 (k\Omega)$$

Thus, select  $R_{X1} = 27 \text{ k}\Omega$  out of the E12 series.

Finally, ensure that these values work to achieve the output power cited as (B),  $I_{OUT}$  with appropriate input compensation, of figure 46, by the actual operation, and adjust them if necessary.

# **Thermal Shutdown Protection**

Thermal Shutdown protection is activated when the temperature of the control circuit in the IC reaches  $T_{j(TSD)} = 135^{\circ}C(min)$ , and then the IC stops switching operation in latch mode.

# **Maximum On-Width Limiting Function**

The maximum on-width, set at  $t_{ON(MAX)} = 40 \ \mu s$  (figure 51), limits lower side operation frequency, and it minimizes audible noise from the transformer, as well as power stress on the incorporated MOSFET and secondary rectifier at low AC input or during transient periods such as at switching AC mains on or off.

Ensure that the actual on-width at the minimum AC input and the maximum load condition does not reach  $t_{ON(MAX)} = 40 \ \mu s$ . If that does happen, redesign the transformer, such as by reducing the primary inductance or reducing the duty cycle by lowering the turns ratio of  $N_P / N_S$ .

# **Design Considerations**

## **Peripheral Components**

Take care to use properly rated and proper type of components.

- Output smoothing capacitor. Consider design margins for ratings of ripple current, voltage, and temperature in selecting the output capacitor. A low impedance capacitor, designed to be tolerant against high ripple current, is recommended.
- Transformer. Consider design margins for temperature rise, resulting from copper losses and core losses, in designing or selecting a transformer.

Switching current contains a high frequency component that causes the skin effect; therefore, consider a current density of 3 to 4 A/mm<sup>2</sup> and select a wire gauge based on RMS current.

In the event further temperature measurement is necessary and it is necessary to increase surface area of the wire, try the following measures:

- Increase the quantity of parallel wires
- Use litz wire
- Increase the diameter of the wires
- Current detection resistor, R<sub>OCP</sub>. Choose a low equivalent series inductance and high surge tolerant type for the current detection resistor. If a high inductance type is used, it may cause malfunctioning because of the high frequency current running through it.

# **Transformer Design**

The transformer design is the same as for an RCC (ringing choke converter, or self-oscillation flyback converter) transformer design. However, a quasi-resonant operation includes a certain delay to turn-on, so duty cycle must be compensated.



Figure 51. Maximum on-width

Determine the minimum operation frequency,  $f_0$ , and the flyback voltage,  $E_f$ , and then calculate the primary inductance,  $L_P$ , as follows:

$$L'_{\rm P} = \frac{(V_{\rm INRMS(MIN)} \times D_{\rm ON})^2}{\left(\frac{2 \times P_{\rm O} \times f_{\rm S(MIN)}}{\eta} + V_{\rm INRMS(MIN)} \times D_{\rm ON} \times f_{\rm S(MIN)} \times \pi \sqrt{C_{\rm V}}\right)^2}$$
(16)

where

 $V_{INRMS(MIN)}$  is the effective value (rms) of the sine wave of the minimum AC input voltage,

P<sub>O</sub> is the maximum output power:

$$P_0 = V_0 \times I_0 \tag{17}$$

where  $V_0$  is the output voltage, and  $I_0$  is the maximum output current,

 $f_{S(MIN)}$  is the operation frequency at the peak voltage of the sine wave of AC input voltage (the minimum operation frequency),  $\eta$  is the efficiency rate: 80% to 90%,

 $C_V$  is the voltage resonant capacitor (C3) rating: 47 to 470 pF, for general application

D<sub>ON</sub> is the maximum duty cycle, not compensated for the quasiresonant delay time, at the minimum AC input voltage:

$$D_{\rm ON} = \frac{E_{\rm f}}{\sqrt{2} \times V_{\rm INRMS(MIN)} + E_{\rm f}}$$
(18)

E<sub>f</sub> is the flyback voltage:

$$E_{\rm f} = (N_{\rm P} / N_{\rm S}) \times (E_{\rm O} + V_{\rm f}) \tag{19}$$

where  $N_P$  is the number of turns of the primary winding,  $N_S$  is the number of turns of the secondary winding, and  $V_f$  is the forward voltage of the secondary rectifier, D8, approximately 0.7 V

 $E_f$  is determined by the power MOSFET breakdown voltage and the surge voltage. Because the breakdown voltage of the power MOSFET of this IC is 650 V, when it is used with the specified universal input range, the target voltage of  $E_f$  is 100 to 150 V.

Quasi-resonant delay time, tonder:

$$t_{\text{ONDLY}} = \pi \sqrt{L'_{\text{P}} \times C_{\text{V}}}$$
(20)

Maximum duty cycle, compensated for quasi-resonant delay time  $(t_{ONDLY})$ , D'<sub>ON</sub>:

$$D'_{\rm ON} = (1 - f_{\rm S(MIN)} \times t_{\rm ONDLY}) \times D_{\rm ON}$$
(21)

Input rms current of the sine wave of the minimum AC input voltage, I<sub>INRMS(MAX)</sub>:

$$I_{\rm INRMS(MAX)} = \frac{P_{\rm O}}{\eta \times V_{\rm INRMS(MAX)}}$$
(22)

Peak drain current, compensated for quasi-resonant delay time  $(t_{ONDLY}), I_{DP(DLY)}$ :

$$I_{\rm DP(DLY)} = \frac{2\sqrt{2} \times P_{\rm O}}{\eta \times D'_{\rm ON} \times V_{\rm IN(RMS(MIN))}}$$
(23)

In transformer design, AL-value and N<sub>P</sub> must be set in a way that the ferrite core does not saturate. Here, use ampere turn value (AT), the result of  $I_{DP(DLY)} \times N_P$  and the graph of NI-Limit (AT) versus AL-value (figure 52 is an example of it). NI-Limit is the limit that the ampere turn value should not exceed; otherwise the core saturates. So use the graph and equation 24, which expresses the relationship of L<sub>P</sub>, AL-value, and N<sub>P</sub> to appropriately set these values. In addition, target 30% below the NI-Limit curve as a design margin in consideration of temperature effects and other variations, as expressed by the formulas below:

$$\text{NI-Limit} \le N_{\text{P}} \times I_{\text{DP}(\text{DLY})} \times 130\%$$
(24)

$$N_{\rm P} = \sqrt{\frac{L_{\rm P}}{\text{AL Value}}}$$
(25)

Then, the rest of the winding turns are determined by the formulas below.

$$N_{\rm S} = \frac{V_{\rm O} + V_{\rm f}}{E_{\rm f}} \times N_{\rm P} \tag{26}$$

$$N_{\rm D} = \frac{V_{\rm CC}}{V_{\rm O} + V_{\rm f}} \times N_{\rm S} \tag{27}$$



Figure 52. Example of NI-Limit versus AL-Value characteristics

# **Trace and Component Layout Design**

PCB circuit trace design and component layout affect IC functioning during operation. Unless they are proper, malfunction, significant noise, and large power dissipation may occur.

Circuit loop traces flowing high frequency current, as shown in figure 53, should be designed as wide and short as possible to reduce trace impedance.

In addition, earth ground traces affect radiation noise, and thus should be designed as wide and short as possible.



Figure 53. High frequency current loops

Switching mode power supplies consist of current traces with high frequency and high voltage, and thus trace design and component layout should be done in compliance with all safety guidelines.

Furthermore, because an integrated power MOSFET is being used as the switching device, take account of the positive thermal coefficient of  $R_{DS(on)}$  for thermal design.

Figures 54, 55, and 56 show practical trace design examples and considerations for the LC551xD, LC552xD and LC552xF series respectively. In addition, observe the following:

- $\bullet$  Traces among the S/GND pin,  $R_{OCP},$  C2, T1(primary winding), and D/ST pin:
- The traces carry the switching current; therefore, widen and shorten them as much as possible.

If the IC and the electrolytic capacitor C2 are apart, place a film capacitor (0.1  $\mu$ F with appropriate voltage rating) close to the IC or the transformer in order to reduce series inductances of the traces against high frequency current.



Figure 54. LC551xD (non-isolated designs) peripheral circuit connection example

• Traces among the S/GND pin, C4(–), T1(auxiliary winding D), R1, D5, C4(+), and VCC pin:

This trace is for supplying voltage to IC. Widen and shorten the traces as much as possible. If the IC and the electrolytic capacitor C4 are apart, place a film or ceramic capacitor (0.1 to 1.0  $\mu$ F) as close to VCC pin and the S/GND pin as possible.

• Current Detection Resistor R<sub>OCP</sub>:

Place  $R_{OCP}$  as close to the S/GND pin as possible. In addition, in order to avoid interference of the switching current with the control circuit, connect the ground of the control circuit to the S/GND pin as close as possible. Connect R3 as close to  $R_{OCP}$  as

possible (at the point A of figures 54, 55, and 56) with dedicated traces.

• Secondary side, traces among T1(secondary winding S), D8, and C10:

The secondary-side switching current runs through this trace. Widen and shorten the traces as much as possible.

Thin and long traces cause the series inductance to be high and it results in high surge voltage on the power MOSFET when it turns off. Therefore, proper layout pattern design helps to increase voltage margin of the power MOSFET to its breakdown voltage and reduce power stress and loss of the clamping snubber circuit.



Figure 55. LC552xD (isolated designs) peripheral circuit connection example



Figure 56. LC552xF (isolated designs) peripheral circuit connection example

- The contents in this document are subject to changes, for improvement and other purposes, without notice. Make sure that this is the latest revision of the document before use.
- Application and operation examples described in this document are quoted for the sole purpose of reference for the use of the products herein and Sanken can assume no responsibility for any infringement of industrial property rights, intellectual property rights or any other rights of Sanken or any third party which may result from its use.
- Although Sanken undertakes to enhance the quality and reliability of its products, the occurrence of failure and defect of semiconductor products at a certain rate is inevitable. Users of Sanken products are requested to take, at their own risk, preventative measures including safety design of the equipment or systems against any possible injury, death, fires or damages to the society due to device failure or malfunction.
- Sanken products listed in this document are designed and intended for the use as components in general purpose electronic equipment or apparatus (home appliances, office equipment, telecommunication equipment, measuring equipment, etc.).
   When considering the use of Sanken products in the applications where higher reliability is required (transportation equipment and its control systems, traffic signal control systems or equipment, fire/crime alarm systems, various safety devices, etc.), and whenever long life expectancy is required even in general purpose electronic equipment or apparatus, please contact your nearest Sanken sales representative to discuss, prior to the use of the products herein.
   The use of Sanken products without the written consent of Sanken in the applications where extremely high reliability is required (aerospace equipment, nuclear power control systems, life support systems, etc.) is strictly prohibited.
- In the case that you use our semiconductor devices or design your products by using our semiconductor devices, the reliability largely depends on the degree of derating to be made to the rated values. Derating may be interpreted as a case that an operation range is set by derating the load from each rated value or surge voltage or noise is considered for derating in order to assure or improve the reliability. In general, derating factors include electric stresses such as electric voltage, electric current, electric power etc., environmental stresses such as ambient temperature, humidity etc. and thermal stress caused due to self-heating of semiconductor devices. For these stresses, instantaneous values, maximum values and minimum values must be taken into consideration.
   In addition, it should be noted that since power devices or IC's including power devices have large self-heating value, the degree of derating of junction temperature (Ti) affects the reliability significantly.
- When using the products specified herein by either (i) combining other products or materials therewith or (ii) physically, chemically or otherwise processing or treating the products, please duly consider all possible risks that may result from all such uses in advance and proceed therewith at your own responsibility.
- · Anti radioactive ray design is not considered for the products listed herein.
- Sanken assumes no responsibility for any troubles, such as dropping products caused during transportation out of Sanken's distribution network.
- The contents in this document must not be transcribed or copied without Sanken's written consent.